Contents lists available at SciVerse ScienceDirect





Microelectronics Journal

# journal homepage: www.elsevier.com/locate/mejo

# Feed-forward Output Swing Prediction AGC design with Parallel-Detect Singular-Store Peak Detector

# Shang-Hsien Yang, Chua-Chin Wang\*

National Sun Yat-Sen University, Department of Electrical Engineering, 70 Lian-Hai Rd., Kaohsiung, Taiwan

## ARTICLE INFO

# ABSTRACT

Article history: Received 14 August 2011 Received in revised form 7 November 2011 Accepted 3 January 2012 Available online 8 February 2012

Keywords: AGC VGA Feed-forward Output Swing Prediction Parallel-Detect Singular-Store Peak Detector This paper presents an Automatic Gain Control (AGC) circuit design with 200–530  $\mu$ W average power consumption given a 1 V supply. The Variable Gain Amplifier (VGA) therein comes with 0.9 V input range and output stages with a swing of 0.9 V and a minimum bandwidth of 100 MHz. Feed-forward Output Swing Prediction is used to adjust the gain of the VGA corresponding to the signal envelope detected by a Parallel-Detect Singular-Store Peak Detector. At a maximum refresh-rate of 4 MHz, the AGC is capable of adjusting the gain of the VGA within less than 250 ns when the input signal envelope is reduced by 20 dB, and 100 ns when raised by 20 dB. The circuit design is carried out using a 0.18  $\mu$ m standard CMOS process with a core area of 0.0024 mm<sup>2</sup>.

© 2012 Elsevier Ltd. All rights reserved.

## 1. Introduction

Automatic Gain Control (AGC) plays an essential role in modern wireless transceivers for analog/digital radio systems, GPS, WLAN, Bluetooth, ZigBee, and many other applications. They are in charge of adjusting the gain of the associated Variable Gain Amplifiers (VGA) so that constant amplitude of the demodulated signal is provided to downstream circuits under various conditions. Meanwhile, Peak Detectors (PD) in AGCs are responsible for detecting the amplitude of such signals. Notably, data recovery from the input signal can begin only after the AGC circuit has been adjusted to provide the appropriate gain. Such an amplitude adjustment must be faster than the preamble of the transmitted data. For the efficiency of channel bandwidth, the adjustment time should be as short as possible [1].

Traditionally, VGAs designed to provide gain adjustment in a constant period of time offer exponential gain characteristics, which were often implemented using BJTs or emulated with CMOS circuits. However, when the output of the VGA has already saturated, which is usually the case for low power receivers, the actual AGC characteristics deviate from the small signal model intended for constant settling time adjustment. In other words, there would be no constant settling time adjustment even if the VGA has the exponential gain characteristics. Furthermore, the emulation of the exponential gain characteristics in a standard CMOS process [2] usually comes with a high overhead in hardware and degraded performance in bandwidth and power compared with VGAs that are not intentionally designed to attain the exponential gain characteristics [3].

In this study, a 100 MHz AGC operating at 1 V supply voltage is presented. The Feed-forward Output Swing Prediction architecture capable of adjusting the gain of the VGA to the desired value is discussed in Section 2. This section also covers the characteristics and analysis of the Parallel-Detect Singular-Store Peak Detector along with the VGA with high swing input and output stages. The simulation results indicating gain, bandwidth, and response time performances are shown in Section 3.

# 2. AGC circuit architecture

# 2.1. Feed-forward Output Swing Prediction

In a Feed-forward Output Swing Prediction AGC loops, a Parallel-Detect Singular-Store Peak Detector is used to detect the input signal envelope,  $V_{\text{peak}}$ , as shown in Fig. 1. The feed-forward mechanism is accomplished by feeding  $V_{\text{peak}}$  to the Auxiliary VGA of the Gain Adjustment Loop.  $V_{\text{predict}}$ , the predicted envelope of the actual amplified signal at  $V_{\text{out}}$  is generated depending on the gain of the Auxiliary VGA. This voltage is regulated by the error amplifier of the Gain Adjustment Loop to a pre-defined value  $V_{\text{ref}}$  by adjusting the gain control signal  $V_{\text{err}}$  of the Auxiliary VGA. The Master-Slave configuration of the Gain Adjustment Loop and the Main VGA results in simultaneous gain

<sup>\*</sup> Corresponding author. Tel.: +886 7 5252000x4149; fax: +886 7 5254199. *E-mail address:* ccwang@ee.nsysu.edu.tw (C.-C. Wang).

<sup>0026-2692/\$ -</sup> see front matter  $\circledcirc$  2012 Elsevier Ltd. All rights reserved. doi:10.1016/j.mejo.2012.01.001



Fig. 1. The proposed AGC with Feed-forward Output Swing Prediction.



Fig. 2. Model of the Feed-forward Output Swing Prediction AGC.

adjustment between the Auxiliary VGA and the Main VGA. Hence, the gain of the Main VGA can be adjusted to an appropriate value as long as the incoming signal is within the dynamic gain range of the VGAs.

The model of a Feed-forward Output Swing Prediction AGC loop is more comprehensively demonstrated in Fig. 2.  $V_{\text{peak}}$  is the peak value of the input signal acquired by the peak detector and expressed with  $max(|V_{in}|)$ . A variable delay, denoted as Delay block in Fig. 2, is contributed by the peak detector. The delay contributed by this block is nonlinear and dependent on the previously stored  $V_{\text{peak}}$  value and the present  $V_{\text{peak}}$  value. The delay becomes significantly longer when  $V_{\text{peak}}$  changes from a larger value to a smaller value, because the peak detector is required to be discharged. While an actual AGC processes the input signal directly using a voltage value and generates an appropriate gain using a linear scale, the decibels of gain that an AGC system can provide is of interest from a system perspective. For this specific reason, voltage values  $V_{\text{peak}}$  and  $V_{\text{in}}$  are converted into  $A_{peak}$  and  $A_{in}$ , which are expressed in dB in this model. Depending on the gain adjustment voltage  $V_{\rm err}$  of the Gain Adjustment Loop,  $A_{\text{peak}}$  is summed with a corresponding amount of  $A_{\rm err}$  to generate  $A_{\rm predict}$ . As the error amplifier of the Gain Adjustment Loop compares not decibels but voltages, the expression of  $A_{\text{predict}}$  is converted back into  $V_{\text{predict}}$ , which in turn is used to deduct the predefined  $V_{ref}$  such that the gain adjustment voltage of the Gain Adjustment Loop,  $V_{err}$ , is generated. With  $V_{err}$ , the same amount of  $A_{err}$  added to  $A_{peak}$  is also applied to  $A_{in}$  so that an appropriate  $A_{out}$ , which corresponds to a desired  $V_{out}$  output signal envelope is generated.

In a feedback AGC system, an integrator-based controller must be used to produce a very low frequency dominant pole such that the phase lag contributed by the peak detector will not jeopardize the stability of the AGC. Unlike the integrator-based controller of a conventional AGC, the bandwidth of the Feed-forward Output Swing Prediction AGC is determined by the frequency response of the Gain Adjustment Loop. Since the VGAs are built to operate at a frequency of 100 MHz, the dominant pole of the Gain Adjustment Loop is determined by the output resistance of the error amplifier, *R*, the capacitance value of the Miller capacitor *C*, and the gain of the error amplifier,  $A_y$ , which can be expressed as

$$\omega_{\rm p} = \frac{1}{(1+A_{\rm v})RC} \tag{1}$$

Given a constant input signal envelope  $A_{in}$ , the relationship between the predefined  $V_{ref}$  and  $A_{out}$ , the output signal envelope of  $V_{out}$  can be modeled as a first-order open loop system shown in Fig. 3. The voltage (not expressed in decibels) transfer function of this system becomes

$$T_{\rm OL}(j\omega) = \frac{A_{\rm v} S_{V_{\rm err}}^{\rm A}}{\left(1 + j\frac{\omega}{\omega_{\rm v}}\right) \left(1 + j\frac{\omega}{\omega_{\rm vCA}}\right)} \approx \frac{A_{\rm v} S_{V_{\rm err}}^{\rm A}}{\left(1 + j\frac{\omega}{\omega_{\rm p}}\right)}$$
(2)

where *A* is the amount of gain provided by the VGA, the *S* term is the sensitivity of *A* to the variation of  $V_{err}$ , and  $\omega_{VGA}$  is the high frequency parasitic pole introduced by the VGA, which can be neglected. As long as the frequency components of the variation of  $A_{in}$  is within the bandwidth imposed by  $\omega_p$ , the disturbance on  $A_{out}$  caused by this variation can be regulated. Besides, since  $\omega_{VGA}$ is at a high frequency, the settling time can be solely estimated with  $\omega_p$ . Both  $\omega_p$  and  $\omega_{VGA}$  are sensitive to process variation, and  $\omega_p$  is also sensitive to the deviation of capacitance value of *C* in Fig. 2. Hence, the parameters of this AGC system are made conservative such that stability is ensured regardless of process variation and the deviation of capacitance value. Notably, even in the worst case situation,  $\omega_p$  is increased to 30 MHz while  $\omega_{VGA}$  is pushed to more than 400 MHz at the FF corner. Hence, the relationship that  $\omega_{VGA} \gg \omega_p$  is maintained.

One of the key advantages over traditional feedback AGCs lies in the ability of preventing the output of the VGA to be saturated. First of all, with an appropriate placement of  $\omega_p$ , the frequency response of the Gain Adjustment Loop is inherently faster than an integrator-based AGC loop. Furthermore, as soon as the Parallel-Detect Singular-Store Peak Detector detects a variation in the envelope of  $V_{in}$ , a corresponding  $A_{in}$  is generated. Based on this input, the Gain Adjustment Loop immediately adjusts the gain of the VGA to regulate the value of  $V_{predict}$  to  $V_{ref}$ . Under the assumption that the preceding stages of the AGC are operating correctly and the input waveform is not distorted due to saturation close to the supply rails, the waveform of  $V_{out}$  will never saturate. For this reason, the  $A_{peak}$  generated by the Parallel-Detect Singular-Store Peak Detector and consequently the  $V_{err}$  and



**Fig. 3.** Reference-to-amplitude open-looped model of the Feed-forward Output Swing Prediction AGC.

A<sub>predict</sub> generated by the Gain Adjustment Loop will immediately reflect the actual envelope of the signals both at the input and the output. Finally, since the delay contributed by the Parallel-Detect Singular-Store Peak Detector does not appear on the Gain Adjustment Loop, no phase margin is lost by this delay. On the other hand, a traditional feedback AGC needs to wait for the peak detector monitoring the output of the VGA to be discharged before gain adjustment begins, and the output of the VGA remains saturated. In addition, during this period, a traditional AGC will have no idea how "saturated" the VGA is. This results in a significant delay before the gain control voltage can reflect to the amplitude of the output signal. Such a delay can be interpreted as a phase lag to the system. Consequently, the dominant pole has to be placed at a very low frequency such that the frequency response of the AGC behaves like an integrator for the system to be stable.

Finally, the previous assumption requires that the VGA has equal gain for both sine waves and pulse train. Hence, it will be necessary for the VGA used in the Feed-forward Output Swing Prediction AGC to have a wide voltage input range even when operating under a low voltage supply.

#### 2.2. Parallel-Detect Singular-Store Peak Detector

Traditional peak detectors typically consist of an error amplifier, a MOS diode, and a capacitor. The error amplifier serves as a voltage follower charging the capacitor corresponding to the input signal. The MOS diode prevents the capacitor from being discharged. This type of peak detector is often modified by replacing the MOS diode with a current mirror [4], as shown in Fig. 4.

Theoretically, the peak voltage,  $PD_{out}$ , stored in the capacitor directly reflects to the envelope of the input signal,  $V_{in}$ . However, when the amplitude of the input signal has dropped drastically, the voltage at the output terminal of the capacitor does not discharge spontaneously unless a reset signal is issued. Thus, without an appropriate control of the reset signal, the peak detector will create an invalid voltage for the AGC loop, and the gain of the VGA will not be raised to an appropriate value corresponding to the amplitude drop of the input. In addition, an abrupt reset signal discharges  $PD_{out}$  all the way to ground, causing a spurious disturbance to the AGC.

To resolve all these issues, the proposed Parallel-Detect Singular-Store Peak Detector shown in Fig. 5 includes two parallel traditional peak detectors, which independently acquire the amplitude of the incoming signal,  $V_{in}$ . The peak values generated by the peak detectors,  $PD_{out,0}$  and  $PD_{out,1}$ , are compared by a comparator, which stores the resulting value in DFF1. Thus, the output value, Q, of DFF1 is determined corresponding to the peak detector number, 0 or 1, which stores the lower peak value. When a pulse generated by either a digital logic or a periodic signal appears at the Refresh terminal, Q masks the Refresh pulse for one of the two reset signals, reset<sub>0</sub> or reset<sub>1</sub>, with the NAND gate.



Fig. 4. A traditional peak detector using current mirror.



Fig. 5. Parallel-Detect Singular-Store Peak Detector.

As a result, the capacitor of the peak detector with the higher voltage is discharged while the voltage value of the other peak detector remains in its own capacitor. The comparator also controls the analog MUX consisting of two transmission gates so that the appropriate voltage value is passed down to  $V_{\text{predict}}$ . Subsequently, when the amplitude of the input signal becomes smaller, Parallel-Detect Singular-Store Peak Detector can refresh its stored voltage immediately when a pulse is triggered at the Refresh terminal. However, when the amplitude of the input signal remains constant or becomes larger, the input amplitude acquired by both PD<sub>0</sub> and PD<sub>1</sub> remains constant or becomes larger simultaneously. Hence, triggering a pulse at the Refresh terminal will not affect  $V_{\text{peak}}$ . This idea is further illustrated in Fig. 6(a) and (b). The voltage value of the input envelope appearing at  $V_{\text{peak}}$  will not be discharged completely by the reset pulse as PD<sub>out,0</sub> and PD<sub>out,1</sub>. Instead, it is switched between PD<sub>out,0</sub> and PD<sub>out,1</sub> with the correct voltage value.

When the input signal amplitude is dropped significantly, a spurious increase of the peak detector voltage could occur as a result of unwanted charge-injection. To avoid misjudgment of gain tuning, the comparator of the Parallel-Detect Singular-Store Peak Detector automatically switches back to the other peak detector to squelch the problem, as depicted in Fig. 6(a), removing the spurious voltage after 1.24  $\mu$ s.

## 2.3. Wide input and output voltage swing variable gain amplifier

To allow a wide input swing, both PMOS  $(M_{10})$  and NMOS  $(M_{11})$  transistors are used as the input transconductor, which are depicted in Fig. 7. To avoid the dependence upon the input stage transconductance to the input voltage, the total transconductance of  $g_{m10}$  and  $g_{m11}$  is a regulated value,  $G_m$ , such that

$$G_m = g_{m10} + g_{m11} = \beta (V_{SG10} + V_{GS11} - |V_{thp}| V_{thn})$$
(3)

where  $\beta = 1/2\mu_n C_{ox}(W/L)_n = 1/2\mu_p C_{ox}(W/L)_p$ .

Apparently, this requirement can be achieved if the voltage across source terminals of  $M_{10}$  and  $M_{11}$ ,  $V_{SG10}+V_{GS11}$ , is fixed [5]. In order to do so, an electronic Zener diode consisting of transistors  $M_{13}$  to  $M_{17}$  is placed between the source terminals. This yields a total transconductance of [5]

$$G_m = \frac{g_{m15}g_{m14}}{g_{m15} + g_{m14}} \left[ \frac{g_{m16}g_{m17}}{g_{m15}} (r_{016} \| r_{013}) + 1 \right]$$
(4)

Simulation results shown in Fig. 9 suggest that this voltage varies around only 10 mV when a rail-to-rail sine wave is applied. The currents are mirrored and summed at the drain nodes of  $M_{19}$  and  $M_{21}$ . Since tuning  $G_{\rm m}$  directly degrades the capability of the electronic Zener diode to regulate the voltage across source terminals of  $M_{10}$  and  $M_{11}$ , the gain is adjusted by increasing or



Fig. 6. Waveform of PD<sub>out,0</sub>, PD<sub>out,1</sub>, and V<sub>peak</sub> when the input signal amplitude is dropped (a) significantly and (b) slightly. The Refresh pulse appears every 0.1 µs.



Fig. 7. The proposed rail-to-rail VGA.



Fig. 8. Bias circuit for the proposed VGA.



Fig. 9. The (a) input voltage vs. (b) variation of voltage across sources of PMOS M<sub>10</sub> and NMOS M<sub>11</sub> when a rail-to-rail sine wave is applied.



Fig. 10. Layout of the proposed AGC.

decreasing the current of  $M_{22}$  and  $M_{23}$  using  $V_{err}$  to attain varying values of  $r_{o22}$  and  $r_{o23}$ . As such, the overall variable output resistance of the VGA can be expressed as

$$R_{o}(V_{\rm err}) = r_{o19} \|r_{o21}\|r_{o22}(V_{\rm err})\|r_{o23}(V_{\rm err})$$
(5)

If we express  $r_0$  as  $1/g_0$ , the overall gain, A, of the VGA becomes

$$A = \frac{g_{m15}g_{m14}}{g_{m15} + g_{m14}} \left\{ \frac{g_{m16}g_{m17} + g_{m15}(g_{013} + g_{016})}{g_{m4}(g_{013} + g_{016})[g_{019} + g_{021} + g_{022} + g_{023}]} \right\}$$
(6)

A bias circuit shown in Fig. 8 is used to balance the current of  $M_{22}$  and  $M_{23}$  to ensure that the DC value of  $V_{out}$  is half of the supply voltage,  $1/2V_{DD}$  to allow the maximum possible swing. Transistors  $M_{24}$  to  $M_{31}$  are used as replicas of transistors  $M_9$  to  $M_{12}$  of the VGA to produce  $V_{b2}$ . However, since there is no Zener diode used in the bias circuit and the current sourced by  $M_{13}$  does not apply here,  $M_{27}$  and  $M_{31}$  are proportionally smaller than  $M_{12}$ .  $1/2V_{DD}$  and  $V_{b3}$  are provided externally. In a practical realization of systems using an AGC such as the proposed circuit, a voltage regulator should be included, and  $1/2V_{DD}$  and  $V_{b3}$  can be attained



Fig. 11. The input signal (black) vs. the output signal of the AGC (gray).



Fig. 12. Gain control voltage vs. gain (in dB).

from the feedback resistor used by the voltage regulator without additional cost to the implementation.  $M_{32}$  to  $M_{35}$  are used as replicas of transistors  $M_{18}$  to  $M_{21}$ , and  $M_{37}$  is used to sink a variable current identical to  $M_{23}$ . With the help of an error amplifier,  $V_{b4}$  is generated to bias  $M_{22}$  and  $M_{36}$  such that the drain node of  $M_{19}$  to  $M_{23}$  ( $V_{out}$ ) and the drain node of  $M_{33}$  to  $M_{37}$  is regulated at  $1/2V_{DD}$ .

# 3. Simulation results

This design has been carried out using a 0.18  $\mu$ m standard CMOS process with a layout occupying an area of 0.0024 mm<sup>2</sup> shown in Fig. 10. Simulations are carried out under all process, voltage, and temperature (PVT) corners with consideration of parasitic (resistances and capacitances) extracted using Calibre PEX. To prove the robustness of the AGC circuit, the worst case simulation result is summarized in the following text.

The AGC has a response time of 250 ns and is capable of detecting input signal amplitude and adjust the desired corresponding gain to provide constant signal amplitude within the range of 0–26.4 dB, as depicted in Fig. 11. The response time of 250 ns can be made even shorter by increasing the frequency of the Reset signal shown in Fig. 5 at the expense of extra power consumption. On the other hand, if the input signal amplitude does not vary in a fast fashion, the Reset signal can be made slower, or be event-driven by downstream digital circuits to conserve additional power.



Fig. 13. Bode plot of the VGA.

The gain vs. gain control voltage relationship of the proposed Main and Auxiliary VGAs is plotted in Fig. 12. These VGAs consume a total of 77  $\mu$ W when they are working at a gain of 26.4 dB and a bandwidth of 100 MHz. When the VGAs drop to a gain of 0 dB, their bandwidth is increased to 400 MHz, their total power consumption soars up to 400  $\mu$ W. The Bode plot of the VGA at 0 dB, 12 dB, and 26.4 dB is shown in Fig. 13. The simulated THD of the VGA with its output targeted to be  $0.95V_{p-p}$  at 1 MHz is -6.8 dB when a  $1V_{p-p}$  input is applied, and -23 dB when a  $0.1V_{p-p}$  input is applied. The in-band RMS noise is  $62 \mu V \sqrt{Hz}$  at 0 dB gain, and  $441 \mu V \sqrt{Hz}$  at 26 dB gain. It is apparent that the VGA is less noisy when consuming more current.

A tabulated comparison of this VGA along with other prior works is shown in Table 1. This table indicates that the proposed AGC has the largest output swing, the largest gain per stage, large input swing, fast response time, and wide bandwidth. To fairly compare the performance of the proposed AGC with those of other prior works in Table 2, the following figures of merit (FOM) are used for comparison:

$$FOM1 = \frac{Tunable Gain \times Bandwidth}{Power Consumption \times Area} (dBMHz/mWmm^2)$$
(7)

$$FOM2 = \frac{Tunable Gain \times Bandwidth \times Output Swing}{Power Consumption \times Area \times V_{DD}}$$
$$(dBMHz/mWmm^{2})$$
(8)

$$FOM3 = \frac{Tunable Gain \times Bandwidth \times Output Swing \times Input Swing}{Power Consumption \times Area \times V_{DD} \times V_{DD} \times Response Time} (dB/\mu s^2 mW mm^2)$$
(9)

Notably, the proposed design outperforms all prior works using every abovementioned FOMs.

# Table 1

Transistor sizes.

| Peak detector<br>M <sub>1</sub>         | <i>M</i> <sub>2</sub>    | <i>M</i> <sub>3</sub>  | $M_4$                  | $M_5$                  | $M_6$            | <i>M</i> <sub>7</sub> | $M_8$                  |
|-----------------------------------------|--------------------------|------------------------|------------------------|------------------------|------------------|-----------------------|------------------------|
| 2.2/0.18µm                              | 0.66/0.18µm              | $0.66/0.18\mu m$       | 0.33/0.18 µm           | $0.66/0.18\mu m$       | 0.33/0.18 µm     | $0.22/0.18\mu m$      | 2.2/0.18µm             |
| Proposed VGA<br>M <sub>9</sub>          | <i>M</i> <sub>10</sub>   | <i>M</i> <sub>11</sub> | <i>M</i> <sub>12</sub> | <i>M</i> <sub>13</sub> | M <sub>14</sub>  | M <sub>15</sub>       | <i>M</i> <sub>16</sub> |
| 6.6/0.18µm                              | $1.76/0.18\mu m$         | $0.22/0.18\mu m$       | $3.52/0.18\mu m$       | $0.44/0.18\mu m$       | $4.4/0.18\mu m$  | $0.22/0.18\mu m$      | 1.1/0.18μm             |
| M <sub>17</sub>                         | $M_{18}$                 | M <sub>19</sub>        | M <sub>20</sub>        | <i>M</i> <sub>21</sub> | M <sub>22</sub>  | M <sub>23</sub>       |                        |
| $4.4/0.18\mu m$                         | $0.66/0.18\mu m$         | $0.66/0.18\mu m$       | $0.22/0.18\mu m$       | $0.22/0.18\mu m$       | $1.32/0.18\mu m$ | $0.44/0.18\mu m$      |                        |
| Bias circuit for the<br>M <sub>24</sub> | e VGA<br>M <sub>25</sub> | M <sub>26</sub>        | M <sub>27</sub>        | M <sub>28</sub>        | M <sub>29</sub>  | M <sub>30</sub>       | <i>M</i> <sub>31</sub> |
| 6.6/0.18µm                              | 1.76/0.18 µm             | $0.22/0.18\mu m$       | 3.3/0.18 µm            | $6.6/0.18\mu m$        | $1.76/0.18\mu m$ | $0.22/0.18\mu m$      | 3.3/0.18µm             |
| M <sub>32</sub>                         | M <sub>33</sub>          | M <sub>34</sub>        | M <sub>35</sub>        | M <sub>36</sub>        | M <sub>37</sub>  |                       |                        |
| 0.66/0.18µm                             | $0.66/0.18\mu m$         | $0.22/0.18\mu m$       | $0.22/0.18\mu m$       | $1.32/0.18\mu m$       | $0.44/0.18\mu m$ |                       |                        |

#### Table 2

Comparison with prior works.

|                              | Proposed <sup>a</sup> | [2]                                  | [6]              | [7]                              | [8]              | [9]                                |
|------------------------------|-----------------------|--------------------------------------|------------------|----------------------------------|------------------|------------------------------------|
| Gain (dB)                    | 0-26                  | -8 to 32                             | 2-24             | - 10 to 50                       | -10 to 17        | 0-22                               |
| Stages                       | 1                     | 2                                    | 3                | $2+1 \text{ CGA}^{b}$            | 2                | 1                                  |
| Bandwidth                    | 100 MHz min           | 18 MHz                               | 4 GHz            | 18 MHz min                       | 1.25 GHz         | 100 MHz                            |
| Response time                | 250 ns                | 5.6 µs                               | 200 ns           | 20 µs                            | 1.6 µs           | 2.4 µs                             |
| Input swing                  | $\sim 1V_{\rm p-p}$   | N/A                                  | 60 mV $V_{p-p}$  | 1.8 V                            | 550 mV $V_{p-p}$ | N/A                                |
| Output swing                 | $1V_{p-p}$            | 500 mV $V_{p-p}$                     | 400 mV $V_{p-p}$ | 0.75 V                           | 160 mV $V_{p-p}$ | N/A                                |
| Core area (mm <sup>2</sup> ) | 0.0024                | 0.563                                | 0.3844           | 0.45                             | 0.0887           | N/A                                |
| Supply voltage (V)           | 1                     | 1.8                                  | 1.8              | 1.8                              | 1.8              | 1.8                                |
| Power                        | 530 μW                | 11.6 mW                              | 84 mW            | 2.178 mW                         | 43.2 mW          | 2.4 mW                             |
| Noise <sup>a</sup>           | $62 \mu V \sqrt{Hz}$  | $77.5 \mathrm{nV}\sqrt{\mathrm{Hz}}$ | -                | $21  \text{nV} \sqrt{\text{Hz}}$ | -                | $44 \mathrm{nV}\sqrt{\mathrm{Hz}}$ |
| FOM1                         | 2044025               | 110.2468                             | 2725.336         | 612.1824                         | 8807.779         | N/A                                |
| FOM2                         | 2044025               | 30.62412                             | 605.6302         | 255.076                          | 782.9137         | N/A                                |
| FOM3                         | 8176101               | N/A                                  | 100.9384         | 12.7538                          | 149.5148         | N/A                                |
| Process (µm)                 | 0.18                  | 0.18                                 | 0.18             | 0.18                             | 0.18             | 0.35                               |
| Year                         | 2011                  | 2008                                 | 2009             | 2010                             | 2008             | 2010                               |

<sup>a</sup> Simulated.

<sup>b</sup> Variable gain stage+1 constant gain stage.

# 4. Conclusion

In this study, we have presented a 1 V AGC circuit that features both an innovative AGC and peak detector design. A low voltage VGA with rail-to-rail input stage has also been proposed. The maximum power consumption of this AGC is 0.53 mW, with a minimum bandwidth of 100 MHz and with a dynamic range of 26.4 dB. By using the novel Parallel-Detect Singular-Store Peak Detector, the maximum response time of this AGC can be as short as 250 ns. Therefore, this AGC can be found to be very practical in many power-aware applications.

# Acknowledgments

This research was partially supported by the National Science Council, Taiwan under Grants NSC99-2221-E-110-082-MY3, NSC99-2923-E-110-002-MY2, NSC-99- 2221-E-110-081-MY3, NSC-99-2220-E-110-001, EZ-10-09-44-98, and by the Ministry of Economic Affairs, Taiwan under Grants 99-EC-17-A-01-S1-104 and 99-EC-17-A-19-S1-133.

#### References

- J.M. Khoury, On the design of constant settling time automatic gain control circuits, IEEE Trans. Circuits Syst. II Analog Digital Signal Process. 45 (3) (1998) 283–294.
- [2] O. Jeon, R.M. Fox, B.A. Myers, Analog AGC Circuitry for a CMOS WLAN receiver, IEEE J. Solid-State Circuits 41 (10) (2006) 2291–2300.
- [3] J. Xiao, I. Mehr, J. Silva-Martinez, A high dynamic range CMOS variable gain amplifier for mobile DTV tuner, IEEE J. Solid-State Circuits 42 (2) (2007) 292–301.
- [4] S.-B. Park, J.E. Wilson, M. Ismail, Peak detectors for multistandard wireless receivers, Circuits Devices Mag. (2006) 6–9.
- [5] R. Hogervorst, J.P. Tero, J.H. Huijsinge, Compact CMOS constant-gm rail-to-rail input stage with gm-control by an electronic Zener diode, IEEE J. Solid-State Circuits 31 (7) (1996) 1035–1040.
- [6] G.-W. Wu, W.-Z. Chen, S.-H. Huang, An 8 Gb/s fast-locked automatic gain control for PAM receiver, in: Proceedings of the IEEE Asian Solid-State Circuit Conference, November 2009, pp. 173–176.
- [7] W.-M. Wang, B.-Y. Chi, Z.-H. Wang, A low-power high data rate ASK IF receiver with a digital-control AGC loop, IEEE Trans. Circuits Syst. II Express Briefs 57 (8) (2010) 617–621.
- [8] I.-H. Wang, S.-I. Liu, A 0.18-µm CMOS 1.25-Gbps automatic gain control amplifier, IEEE Trans. Circuits Syst. II 55 (2) (2008) 136–140.
- [9] J.P. Alegre, B. Calvo, S. Celma, A high performance CMOS feedforward AGC circuit for a WLAN receiver, IEEE Trans. Ind. Electron. 57 (8) (2010) 2851–2857.