# Tutorial: Design of High-Speed Nano-Scale CMOS Mixed-Voltage Digital I/O Buffer With High Reliability to PVTL Variations

Chua-Chin Wang<sup>()</sup>, Senior Member, IEEE (Invited Paper)

Abstract-Ever since the reliability issues caused by I/O (input/output) compatibility among chips fabricated using different processes were raised during mid-2000, on-silicon mixed-voltage I/O buffer with wide voltage tolerance has been considered a better solution than using signal level converters to shrink PCB size, number of discretes, and power consumption. However, various external voltages on I/O pad result in body effect, leakage, hot-carrier degradation, and gate-oxide overstress in stacked transistors of mixed-voltage I/O. What even worse is that slew rate (SR) was also found deteriorated by PVT (Process, Voltage, Temperature) variations. A complete mixed-voltage I/O buffer design flow using nano-scale CMOS processes will be introduced in this tutorial based on previously developed buffers. Besides circuit design methodology, the reliability design consideration for the buffers, including ESD, PVT detection, and slew rate auto-adjustment will be discussed as well.

*Index Terms*—Digital I/O buffer, mixed-voltage mode, PVTL detection, slew rate, auto-adjustment.

## I. INTRODUCTION

THANKS to the fast CMOS technology development toward nano-scale nodes recently, lower fabrication cost, lower supply voltage, and lower power consumption for electronic products are achieved. However, many PCB-based systems are still equipped with chips fabricated by prior CMOS processes using different digital voltage levels, e.g., 1.8, 3.3, or even 5.0 V. Thus, the digital data exchange among chips fabricated by different generations of CMOS nodes becomes an issue. Though it can be resolved by adding level converters, the penalty is extra area overhead, circuit complexity, and power consumptions. Therefore, an I/O buffer with mixed voltage tolerance, as shown in Fig. 1, has been deemed as another solution to exchange signals with different logic voltage levels [2], [3], [4], [21].

Manuscript received October 31, 2020; accepted November 21, 2020. Date of publication December 1, 2020; date of current version January 29, 2021. This work was supported by the Ministry of Science and Technology under Grant MOST 107-2218-E-110-002, Grant 108-2218-E-110-002, Grant 108-2218-E-110-001, and Grant 109-2218-E-110-007. This brief was recommended by Associate Editor Y. Ha.

The author is with the Department of Electrical Engineering, National Sun Yat-Sen University, Kaohsiung 804, Taiwan, and also with the Institute of Undersea Technology, National Sun Yat-Sen University, Kaohsiung 804, Taiwan (e-mail: ccwang@ee.nsysu.edu.tw).

Color versions of one or more figures in this article are available at https://doi.org/10.1109/TCSII.2020.3041607.

Digital Object Identifier 10.1109/TCSII.2020.3041607

VDD Output VDDIO stage Vg Po1 Vo Dynamic gate bias Floating Vot EN generator Po N-well Precircuit tracking driver VDD PAD No1 Dout No2 VDD GNDIO GND Input Din stage GND

Fig. 1. An exmaple of prior mixed-voltage I/O buffers [21].

Many researches have identified some problems of these mixed-voltage buffers, including compatibility of multiple voltage level [21], [33], SR adjustment [22], [23], [24], [25], and reduction of PVT variation and leakage impact [26], [28], [29], [30], [31], [32]. Meanwhile, ESD issue of nano-scale I/O buffers has also drawn attention [21], [27]. Particularly, SR demand becomes very hard for the nano-scale CMOS buffers to meet certain interfacing standards, e.g., DDR4. PVT variations are unavoidable issues, which will directly result in  $\Delta$ SR, where  $\Delta$ SR is the range of SR affected by these variations. Therefore, SR auto-adjustment circuit is usually combined with PVT detectors to minimize the SR variations. Last but not least, the leakage starts deteriorating the performance of I/O buffers fabricated by advanced nano-meter technologies. One of the features of this tutorial is a leakage detection circuit and the associated compensation mechanism are included to reduce various leakage impact on the buffer.

This tutorial based on mixed-voltage I/O buffer designs developed over 10 years [1]–[20] means to demonstrate how a reliable mixed-voltage I/O buffer is developed so that readers can easily follow and stay away all of the mentioned issues.

# II. NANO-SCALE MIXED-VOLTAGE DIGITAL I/O BUFFER DESIGN

As shown in Fig. 2, a nano-scale mixed-voltage digital I/O buffer comprises one outward path and one inward path. The

1549-7747 © 2020 IEEE. Personal use is permitted, but republication/redistribution requires IEEE permission. See https://www.ieee.org/publications/rights/index.html for more information.



Fig. 2. Generic nano-scale mixed-voltage digital I/O buffer.

 TABLE I

 COMPARISON OF VARIATION FACTORS ON SLEW RATE

| VDD<br>(V)  | Corners | Temp.<br>(°C) | $\Delta Rise$<br>(V/ns) | $\Delta$ Fall (V/ns) | Ratio<br>(Rise/Fall) |
|-------------|---------|---------------|-------------------------|----------------------|----------------------|
| $1 \pm 0.1$ | TT      | 25            | 2.08                    | 1.93                 | 4.1/3.64             |
| 1           | others  | 25            | 1.78                    | 1.74                 | 3.63/3.28            |
| 1           | TT      | 0-100         | 0.49                    | 0.53                 | 1/1                  |
|             | VDDI    |               | VDDIO                   |                      |                      |



Fig. 3. Equivalent ESD circuit model [5].

former consists of several detectors, namely Process Variation Detector, Temperature Detector, Voltage Variation Detector and Leakage Detector, Digital Control Circuit, and Output Stage. The latter, by contrast, is composed of an Input Stage, perhaps with a calibration logic. All these circuits will be briefly introduced and designed step by step.

## A. Design Considerations

Cost and performance are hard to be attained at the same time for an I/O buffer design. Several tradeoffs might be considered before the realization, assuming the CMOS technology node is already selected.

• Is anti-temperature variation needed? In fact, if the temperature impact on SR variation is compared with those of process and voltage impact, as shown in Table I. The result by a Monte-Carlo simulation (100 times) shows that given 1V, TT, 25°C as a typical circumstance, where each simulation change one variable (P, V, or T) a time to see the difference caused by each variation. When the impact of each variation is assumed as the ratios both at rising and falling edges, the impact of voltage and process variations is 3 times larger than that of the temperature. Therefore, the temperature detection



Fig. 4. Step 1 - N-Process Variation Detector [20].



Fig. 5. Step 1 - P-Process Variation Detector [20].

could be ignored from I/O designs, when the area cost is one major consideration [17], [18].

• ESD protection [5]: From the measurement results of several previous works, the ESD strength of the stacked output stage with their current driving ability higher than 25 mA can be equalized to 2 kV for HBM (human body model) and 200 V for MM (machine model). In other words, if the required ESD protection is lower than these voltages, the large ESD circuit might not be needed. Fig. 3 (a) and (b) show the simplified circuit with ESD consideration through symmetrical discharging path and charging path, respectively. The sizes of the power transistors for ESD protection in the output stage can be estimated as addressed in [5].

## B. Outward Path

This is the core of the entire I/O buffer, which is also called output buffer, consisting of N- and P-PVT Variation Detectors, Leakage Reduction Circuit, Digital Logic Circuit, and Output Stage. The design preferably starts from PVT Variation Detectors toward Output Stage.

1) Step 1 - Process Variation Detectors: Apart from many prior mixed-voltage buffer designs using delay-based approaches to find out only 3 (FF, TT, SS) corners, we encourage designers to separate PMOS and NMOS detections using dual process detectors. Referring to Fig. 4, the schematic of N-Process Variation Detector is shown, while the counter part, namely P-Process Variation Detector, is given in Fig. 5 [13], [14], [20]. They will generate 2-bit code, respectively, to Digital Control Circuit as shown in Fig. 2, denoting one of (SS, SF, TT, FS, FF) corners. That is, (N2, N1) in Fig. 4 are coupled to (V<sub>NF</sub>, V<sub>NS</sub>), and (P2, P1) in Fig. 5 to (V<sub>PF</sub>, V<sub>PS</sub>) in Fig. 2.

2) Step 2 - Voltage Variation Detector: The schematic of Voltage Variation Detector is shown in Fig. 6 [9], [14], [16]. It is a string of diode-connected PMOS transistors divided into three groups corresponding to three subranges from VDD to GND: VDD ~  $V_A$ ,  $V_A ~ V_B$ ,  $V_B ~ GND$ . Voltage level

TABLE II Function Table of Voltage Variation Detector



Fig. 6. Step 2 - Voltage Variation Detector [16].



Fig. 7. Step 3 - Temperature Detector [8].

is also revealed in the right part of Fig. 6. Notably,  $V_A$  and  $V_B$  generate  $\frac{6}{9}$  and  $\frac{5}{9}$  VDD, respectively. It is easy to tell what the voltage variation is by such a configuration, since the variation of VDD between  $\pm 10\%$  VDD can be directly sensed. Therefore, when it comes to  $\pm 10\%$  VDD variations, the output voltage of the bandgap circuit will be fluctuated between  $\pm 1.49\%$  and -1.26%. Detailed function is summarized in Table II.

3) Step 3 - Temperature Detector: A very simple but reliable Temperature Detector is given in Fig. 7 [8], [11], [15]. This circuit takes advantage of two source followers to generate  $2 \times$  Vthp. The main difference from prior process or temperature variation detectors is that the bulks of MP905 and MP906 in this detector are coupled to VDD so that the body effect of each PMOS will affect the output, VTout. Therefore, by detecting the variations of Vthp posed on VTout, the temperature variation can be estimated [8].

4) Step 4 - Output Stage: Output stage in Fig. 2 is in charge of driving external loads such that it comprises large driving transistors, gate drive generators (Vg1, Vg2 generators), and Pre-driver [12]–[20]. Pre-driver is basically an encoder which receives digital codes to generate corresponding enable signals. Vg1 and Vg2 Generators are voltage level shifters elevating the enable signals to a level high enough to active the large PMOS driving transistors. The size calculation of these driving transistors is feasible provided that the slew rate and current requirements are given [16], [20].

5) Step 5 - Leakage Detection/Compensation: As addressed early, the buffers fabricated using advanced



Fig. 8. Step 4 - Output stage with multiple current sources [16].



Fig. 9. Step 5 - Leakage Detection/Compensation [13].

CMOS technologies are bothered by leakage causing the loss of driving currents. Referring to Fig. 9, the leakage detection/compensation circuit comprises two subcircuits: a voltage-controlled current source, and a leakage current detector [12], [13], [15].

• Leakage current detector: Assuming that  $I_{leak}$  is the gate leakage current of P202 in Fig. 8, namely the always-on large PMOS, the voltage variation ( $V_{leak}$ ) of P202 gate drive caused by the leakage current times the input resistance of P202. This voltage is called VD18 in Fig. 9, which is compared with a reference bias generated by VDDIO detector 2. (VDDIO detector 2 is a replica of Voltage Detector to estimate the voltage of the external signal, i.e., VDDIO).

• Voltage-controlled current source:  $I_{comp}$  is the compensation current coupled to P202 gate drive (in Fig. 8), namely coupled to  $I_{leak}$ . If VD18 is higher than the output of VDDIO detector 2,  $V_G$  is pulled up to raise the drain currents in the current mirror, i.e., MN312 and MN313. Notably, the drain current of MN313 is  $I_{comp}$ . If VD18 is lower, the operation is reversed. That is, a negative feedback loop from the P202 gate drive to the error amplifier (MP316, MP317) is used to regulate the current in the mirror composed of MN312-MN315.  $V_G$  is also coupled to  $V_{PL}$  in Fig. 2 for the leakage detection. If there is another leakage detection circuit to monitor the gate

| V <sub>PS</sub>           | V <sub>PF</sub>           | V <sub>PL</sub>               | Pcode[2]                         | Pcode[1]             | Pcode[0]           | Process                    |
|---------------------------|---------------------------|-------------------------------|----------------------------------|----------------------|--------------------|----------------------------|
| 0                         | 0                         | 0/1                           | 0                                | 0                    | 1                  | Slow                       |
| 0                         | 1                         | 0/1                           | 0                                | 1/0                  | 1                  | Typical                    |
| 1                         | 1                         | 0/1                           | 1/0                              | 1/0                  | 1                  | Fast                       |
|                           |                           |                               |                                  |                      |                    |                            |
| V <sub>NS</sub>           | V <sub>NF</sub>           | V <sub>NL</sub>               | Ncode[2]                         | Ncode[1]             | Ncode[0]           | Process                    |
| V <sub>NS</sub><br>O      | V <sub>NF</sub><br>0      | V <sub>NL</sub><br>0/1        | Ncode[2]                         | Ncode[1]<br>0        | Ncode[0]<br>1      | <b>Process</b><br>Slow     |
| V <sub>NS</sub><br>0<br>0 | V <sub>NF</sub><br>0<br>1 | V <sub>NL</sub><br>0/1<br>0/1 | Ncode[2]           0           0 | Ncode[1]<br>0<br>1/0 | Ncode[0]<br>1<br>1 | Process<br>Slow<br>Typical |

Fig. 10. Step 6 - Encoder table for Digital Control Circuit [14].



Fig. 11. Step 7 - Input Buffer (simple) [1], [2].



Fig. 12. Step 7 - Input Buffer (with calibration) [3].

drive of N201 in Fig. 8, namely another an always-on device, the  $V_G$  in this circuit is coupled to  $V_{NL}$  in Fig. 2.

6) Step 6 - Digital Control Circuit: Referring to Fig. 2, the last part in the outward path is Digital Control Circuit [12]–[20]. It is basically a big encoder logic circuit, receiving those codes from N- and P-Process Variation Detectors, Voltage Variation Detector, and, Temperature Detector, and then decide which pair(s) of driving transistors are turned on. The guideline is to turn on more current paths in "slow" corners, and vice versa. A typical truth table of Digital Control Circuit in Fig. 2 is shown in Fig. 10 [14].

# C. Inward Path - Step 7

A typical input buffer is shown in Fig. 11, where one always-on NMOS device is used as a resistor to reject large input current so that the core circuit is protected. However, the simple input buffer might result in logic error problem if it is used in 3-voltage-mode I/O buffer or more voltage modes. With reference to the example in Fig. 12 realized using 3.3 V CMOS process, when  $\overline{OE}$  is logic high to turn on the corresponding NMOS transistors, the input buffer is activated. Then, when VPAD = 0.9 or 1.2 V, Vi2 would be biased at 3.3 V, and Din is at 0 V to cause a logic error, since the switching voltage of the inverter, Pi2 and Ni2, is higher than

| FS corner |       | NNN. |
|-----------|-------|------|
| FF corner |       | NNN. |
| TT corner | JVVVV | WVL. |
| SS corner |       |      |
| SF corner | V     | V. 1 |
|           | 25    | 3.0  |

Fig. 13. An exmaple of sub-circuit timing (Process Variation detectors).



Fig. 14. Layout out and die photo of an I/O buffer.

1.2 V. The logic error can be resolved by adding the logic calibration circuit in the bottom of Fig. 12. When VPAD = 1.2 or 0.9 V, Vi3 is biased at 3.3 V to turn on Ni7 such that Vi2 can be pulled to 0 V by Ni7 and the feedback loop composed of Pi1, Pi2, and Ni2. Then, the logic error can be corrected.

## **III.** I/O BUFFER DESIGN VALIDATION

A buffer realized using a typical 28-nm CMOS process is used as an example to show what kind of validation is required to ensure the quality.

#### A. Simulation and Analysis

The major steps for the buffer design simulations include: pre-layout, all-PVT-corner post-layout, and Monte-Carlo simulations.

• *Pre-layout simulation for each sub-circuit:* It is to make sure all sub-circuits demonstrate functionality correctly in time domain. For instance, Fig. 13 is the timing simulations of Fig. 4 and 5. Apparently, the pulse count is different in various corners, which proves that the corners can be differentiated by counting the pulses in a given period. One issue frequently ignored by designers is to add the pad load during the simulations. According to our experience, 20 pF is the minimum to added at the output. For certain special cases, 60 pF might be needed for simulations to match the outcome given by real measurements or applications.

• *Post-layout all-PVT-corner simulation:* The lefthand side of Fig. 14 is the layout, where two buffers are in the same chip. The PVTL detection and the associated SR auto-adjustment in one buffer can be enabled externally and individually, namely "experimental group". By contrast, the other buffer is used as "control group", which has the same size but can not be enabled with PVTL detection. All parasitic resistance (R) and capacitance (C) must be extracted and annotated in post-layout simulations after the layout in done. The all-PVT-corner simulation of the buffer is demonstrated in Fig. 15. The corners to be simulated must least cover (SS, SF, TT, FS, FF)×(0.9 VDD, VDD, 1.1 VDD) ×(0°C, 25°C, 75°C). Apparently,



Fig. 15. Post-layout all-PVT-corner simulations.



Fig. 16. Monte-Carlo simulations.



Fig. 17. Waveform of on-silicon measurement (eye diagram).

Fig. 15 not only shows that the functionality is good, also gives information regarding the maximal and minimal SRs of the digital signal's edges.

• *Monte-Carlo simulation* [13], [15], [17], [20]: To further justify the performance of the PVTL detection and SR auto-adjustment, Monte-Carlo analysis is carried out at least 200 times, preferably over 1000 times, to find out the mean and deviation at different corners. Their SR histogram should look like Fig. 16, where the comparison between with and without PVTL detection is apparently demonstrated. The SR variation is evidently narrower when the PVTL detection is enabled. This fact confirms the effectiveness of the PVTL auto-adjustment strategy.

#### B. On-Silicon Measurement

The final step is to measure the performance on silicon after the chip is fabricated. Three types of measurement instrument are needed at least: power supply, function generator, and oscilloscope. The I/O buffer chip is preferably mounted on PCB instead of bread board to eliminate possible ground noise. Since we already design 2 identical buffers on the same die (with and without PVTL detection), they must be measured simultaneously to attain fair comparison. Fig. 17 is the comparison of eye diagrams, while Fig. 18 is to find out the maximum data rate. To ensure the reliability and repeatability,



Fig. 18. Waveform of on-silicon measurement (maximum speed).

6 chips are encouraged to be measured 6 times individually such that we will have a conclusive result based on these observations.

# IV. CONCLUSION AND REMARKS

All of the design, simulation, measurement steps in this tutorial have been verified repeatedly in my team over 10 years. The developed buffers are realized by CMOS nodes from  $0.35 \ \mu m$  to 28 nm, speed from 100 MHz to over 800 MHz, and SR from 1.5 V/ns to 6.0 V/ns. The significance of mixedvoltage I/O buffers is that they are always needed because new chips still co-exist with prior legacy chips.

#### ACKNOWLEDGMENT

The author like to express his deepest appreciation to TSRI (Taiwan Semiconductor Research Institute) in NARL (National Applied Research Laboratories), Taiwan, for the assistance of EDA tool support, fabrication service, and the measurement setup. He also like to give his gratefulness to all his Ph.D. students participating in the mixed-voltage I/O buffer research, including Dr. T.-Y. Tsai, Dr. Z.-Y. Hou, Dr. D.-S. Wang, Dr. C.-L. Chen, Dr. W.-J. Lu, Dr. C.-H. Hsu, Dr. G.-N. Sung, Dr. U.-F. Chio, Dr. T.-J. Lee, and more than 30 M.S. students. He also like to thank TSMC, Himax, AmazingIC, and Asuka Co. for their funding support in the last decade. Certainly, he also thank Prof. M-.D. Ker of NCTU for his support in ESD measurement and circuit suggestions. Last but not least, he want to sincerely thank Prof. F. Maloberti (Italy), Prof. E. Friedman (USA), Prof. C.-L. Wey (Taiwan), and Prof. M. N. S. Swamy (Canada) for their mentorship in this area.

#### REFERENCES

- C.-C. Wang, C.-L. Lee, Y.-L. Tseng, C.-S. Chen, and R. Hu, "Lowpower small-area digital I/O cell," *IEEE Trans. Circuits Syst. II, Exp. Briefs*, vol. 52, no. 8, pp. 508–511, Aug. 2005.
- [2] T.-J. Lee, T.-Y. Chang, and C.-C. Wang, "Wide-range 5.0/3.3/1.8-V I/O buffer using 0.35-µm 3.3-V CMOS technology," *IEEE Trans. Circuits Syst. I, Reg. Papers*, vol. 56, no. 4, pp. 763–772, Apr. 2009.
- [3] C.-C. Huang, T.-J. Lee, W.-C. Chang, and C.-C. Wang, "1/3 VDD to 3/2 VDD wide-range I/O buffer using 0.35-µm 3.3-V CMOS technology," *IEEE Trans. Circuits Syst. II, Exp. Briefs*, vol. 57, no. 2, pp. 126–130, Feb. 2010.
- [4] C.-C. Wang, C.-H. Hsu, and Y.-C. Liu, "A 2 × VDD to 3 × VDD bidirectional I/O buffer with a dynamic gate bias generator," *IEEE Trans. Circuits Syst. I, Reg. Papers*, vol. 57, no. 7, pp. 1642–1653, Jul. 2010.
- [5] C.-C. Wang, R.-C. Kuo, and J.-W. Liu, "0.9 V to 5 V bidirectional mixed-voltage I/O buffer with an ESD protection output stage," *IEEE Trans. Circuits Syst. II, Exp. Briefs*, vol. 57, no. 8, pp. 612–616, Aug. 2010.

567

- [6] C.-C. Wang, C.-H. Hsu, S.-C. Liao, and Y.-C. Liu, "A wide voltage range digital I/O design using novel floating N-well circuit," *IEEE Trans. Very Large Scale Integr. (VLSI) Syst.*, vol. 19, no. 8, pp. 1481–1485, Aug. 2011.
- [7] C.-C. Wang, C.-L. Chen, H.-Y. Tseng, H.-H. Hou, and C.-Y. Juan, "A 800 Mbps and 12.37 ps jitter bidirectional mixed-voltage I/O buffer with dual-path gate-tracking circuit," *IEEE Trans. Circuits Syst. I, Reg. Papers*, vol. 60, no. 1, pp. 116–124, Jan. 2013.
- [8] C.-C. Wang, C.-L. Chen, R.-C. Kuo, H.-Y. Tseng, J.-W. Liu, and C.-Y. Juan, "On-chip process and temperature monitor for self-adjusting slew rate control of 2 x VDD output buffers," *IEEE Trans. Circuits Syst. I, Reg. Papers*, vol. 60, no. 6, pp. 1432–1440, Jun. 2013.
- [9] C.-C. Wang, W.-J. Lu, C.-L. Chen, H.-Y. Tseng, R.-C. Kuo, and C.-Y. Juan, "A 2×VDD output buffer with PVT detector for slew rate compensation," *Microelectron. J.*, vol. 44, no. 5, pp. 393–399, May 2013.
- [10] C.-C. Wang, W.-J. Lu, K.-W. Juan, W. Lin, H.-Y. Tseng, and C.-Y. Juan, "Process corner detection by skew inverters for 500 MHz 2xVDD output buffer using 40-nm CMOS technology," *Microelectron. J.*, vol. 46, no. 1, pp. 1–11, Jan. 2015.
- [11] C.-C. Wang, W.-J. Lu, and T.-Y. Tsai, "Analysis of calibrated on-chip temperature sensor with process compensation for HV chips," *IEEE Trans. Circuits Syst. II, Exp. Briefs*, vol. 62, no. 3, pp. 217–221, Mar. 2015.
- [12] C.-C. Wang, T.-Y. Tsai, T.-J. Lee, and K.-W. Ruan, "2 × VDD output buffer with 36.4% slew rate improvement using leakage current compensation," *Electron. Lett.*, vol. 53, no. 2, pp. 62–64, Jan. 2017.
- [13] C.-C. Wang, Z.-Y. Hou, and K.-W. Ruan, "2 × VDD 40-nm CMOS output buffer with slew rate self-adjustment using leakage compensation," *IEEE Trans. Circuits Syst. II, Exp. Briefs*, vol. 64, no. 7, pp. 812–816, Jul. 2017.
- [14] T.-J. Lee, T.-Y. Tsai, W. Lin, U.-F. Chio, and C.-C. Wang, "A dynamic leakage and slew rate compensation circuit for 40-nm CMOS mixedvoltage output buffer," *IEEE Trans. Very Large Scale Integr. (VLSI) Syst.*, vol. 25, no. 11, pp. 3166–3174, Nov. 2017.
- [15] C.-C. Wang, T.-Y. Tsai, and W. Lin, "A 90-nm CMOS 800 MHz 2xVDD output buffer with leakage detection and output current self-adjustment," *Analog Integr. Circuits Signal Process.*, vol. 97, pp. 343–350, Aug. 2018.
- [16] T.-J. Lee, T.-Y. Tsai, W. Lin, U.-F. Chio, and C.-C. Wang, "A slew rate variation compensated 2×VDD I/O buffer using deterministic P/N-PVT variation detection method," *IEEE Trans. Circuits Syst. II, Exp. Briefs*, vol. 66, no. 1, pp. 116–120, Jan. 2019.
- [17] C.-C. Wang, T.-Y. Tsai, Y.-L. Teng, and T.-J. Lee, "500 MHz 90 nm CMOS 2×VDD digital output buffer immunity to process and voltage variations," *Circuits Syst. Signal Process.*, vol. 38, pp. 556–568, Jul. 2019.
- [18] C.-C. Wang, Z.-Y. Hou, Y.-L. Deng, U.-F. Chio, and W. Wang, "2-GHz 2xVDD 28-nm CMOS digital output buffer with slew rate autoadjustment against process and voltage variations," *J. Circuits Syst. Comput.*, vol. 29, no. 6, pp. 1–17, Jun. 2020.
- [19] T.-J. Lee, S.-W. Huang, and C.-C. Wang, "A slew rate enhanced 2×VDD I/O buffer with precharge timing technique," *IEEE Trans. Circuits Syst. II, Exp. Briefs*, vol. 67, no. 11, pp. 2707–2711, Jan. 2020, doi: 10.1109/TCSII.2020.2967868.

- [20] C.-C. Wang, P.-Y. Lou, T.-Y. Tsai, Y.-Y. Chou, and T.-J. Lee, "2×VDD 500 MHz digital output buffer with optimal driver transistor sizing for slew rate self-adjustment and leakage reduction using 28-nm CMOS process," *Circuits Syst. Signal Process.*, to be published.
- [21] M.-D. Ker and P.-Y. Chiu, "Design of 2×VDD-tolerant I/O buffer with PVT compensation realized by only 1×VDD thin-oxide devices" *IEEE Trans. Circuits Syst. I, Reg. Papers*, vol. 60, no. 10, pp. 2549–2560, Oct. 2013.
- [22] M. Blank, T. Glück, A. Kugi, and H.-P. Kreuter, "Slew rate control strategies for smart power ICs based on iterative learning control," in *Proc. Appl. Power Electron. Conf. Expo. (APEC)*, Mar. 2014, pp. 2860–2866.
- [23] X. Gui, K. Li, X. Wang, and L. Geng, "A dual-path open-loop CMOS slew-rate controlled output driver with low PVT variation," in *Proc. Midwest Symp. Circuits Syst. (MWSCAS)*, Aug. 2018, pp. 274–277.
- [24] S.-S. Lee, A. Saad, L. Lee, and W.-L. Kung, "On-chip slew-rate control for low-voltage differential signalling (LVDS) driver," in *Proc. Intell. Signal Process. Commun. Syst. (ISPACS)*, Dec. 2014, pp. 99–101.
- [25] Y.-H. Kwak, I. Jung, and C. Kim, "A Gb/s+ slew-rate/impedancecontrolled output driver with single-cycle compensation time," *IEEE Trans. Circuits Syst. II, Exp. Briefs*, vol. 57, no. 2, pp. 120–125, Feb. 2010.
- [26] X. Qi et al., "Efficient subthreshold leakage current optimization— Leakage current optimization and layout migration for 90- and 65-nm ASIC libraries," *IEEE Circuits Syst. Mag.*, vol. 22, no. 5, pp. 39–47, Sep./Oct. 2006.
- [27] F. A. Altolaguirre and M.-D. Ker, "Power-rail ESD clamp circuit with diode-string ESD detection to overcome the gate leakage current in a 40-nm CMOS process," *IEEE Trans. Electron Devices*, vol. 60, no. 10, pp. 3500–3507, Oct. 2013.
- [28] M. Xu *et al.*, "Improved short channel effect control in bulk FinFETs with vertical implantation to form self-aligned halo and punch-through stop pocket," *IEEE Electron Device Lett.*, vol. 36, no. 7, pp. 648–650, Jul. 2015.
- [29] L. Wang, C. Wu, L. Feng, A. Chang, and Y. Lian, "A low-power forward and reverse body bias generator in CMOS 40 nm," *IEEE Trans. Very Large Scale Integr. (VLSI) Syst.*, vol. 26, no. 7, pp. 1403–1407, Jul. 2018.
- [30] D. Fitrio, A. Stojcevski, and J. Singh, "Subthreshold leakage current reduction techniques for static random access memory," in *Proc. SPIE*, vol. 5649, Feb. 2005, p. 673.
- [31] H.-S. Byun, W.-S. Lee, J.-W. Lee, K.-H. Lee, Y.-K. Park, and J.-T. Kong, "3-dimensional analysis on the GIDL current of body-tied triple gate FinFET," in *Proc. Inter. Conf. Simul. Semicond. Process. Dev. (ICSSPD)*, Sep. 2006, pp. 267–270.
- [32] A. Sanyal, A. Rastogi, W. Chen, and S. Kundu, "An efficient technique for leakage current estimation in nanoscaled CMOS circuits incorporating self-loading effects," *IEEE Trans. Comput.*, vol. 59, no. 7, pp. 922–932, Jul. 2010.
- [33] S. A. Tawfik and V. Kursun, "Multi-Vth level conversion circuits for multi-VDD systems," in *Proc. Inter. Symp. Circuits Syst. (ISCAS)*, May 2007, pp. 1397–1400.