# 10-Bit 30-MS/s Low Power Pipeline ADC for DVB-H Receiver Systems§ Chua-Chin Wang,†, Senior Member, IEEE, Jian-Ming Huang, and Tie-Yan Zhang‡ Department of Electrical Engineering National Sun Yat-Sen University Kaohsiung, Taiwan 80424 email: ccwang@ee.nsysu.edu.tw ### Abstract to-digital converter (ADC) suitable for digital video broadcasting over handheld (DVB-H) systems. The ADC is based on the 1.5-bit-per-stage pipeline architecture. The proposed design is implemented by 0.18 $\mu m$ CMOS technology. The input range is 2 V peak-topeak differential, and the post-layout simulation result shows that the spurious-free dynamic range (SFDR) is 62 dBc with a full-scale sinusoidal input at 700 KHz. The maximum power consumption is 37 mW given a 3.3 V power supply. The core area is $0.27 \text{ mm}^2$ . #### 1 Introduction DVB-H is a new digital terrestrial television (DTTV) standard for handheld devices, particularly for cellular phones. DVB-H is an extension version of DVB-T (digital video broadcasting over terrestrial) standard. and it especially addresses the issues of the power consumption and mobile reception. Video-rate and high performance ADCs are required in the DVB-H receiver to quantize the output from RF tuners. Since the handheld devices, e.g., mobile phones, personal digital assistants (PDA), and portable media players (PMP), are battery operated, the power consumption is the most critical issue for the ADC design. This paper presents a 10-bit, 30 MS/s, pipeline ADC for DVB-H receivers. According to [1], minimizing the resolution of each pipeline stage leads to the minimization of die area and power consumption. Hence, the proposed ADC adopts the 1.5-bit resolution per stage. Furthermore, we utilize several techniques, including bootstrap circuitry, bottom plate sampling, and dummy switches, to reduce the non-ideality of sample-and-hold (S/H) circuits in the ADC. Therefore, the specification of the operational amplifiers (OP-This paper presents a 10-bit, 30 MS/s pipeline analog-amps) in the S/H circuits can be relaxed due to the reduction of the non-ideality. Most important of all, the overall power reduction can significantly benefits from such an ADC design. #### $\mathbf{2}$ Pipeline ADC architecture The proposed 10-bit pipeline ADC is based on the standard 1.5-bit-per-stage pipeline architecture. Since minimizing the stage resolution leads to the minimization of the power consumption, the stage resolution of the proposed ADC is chosen to be 1.5 bits. The block diagram of the proposed ADC is shown in Fig. 1. The ADC is composed of one sample-and-hold amplifier (SHA), eight stages of the 1.5-bit ADC, and one 2-bit flash ADC. A 1.5-bit ADC, which means the stage resolution is 1.5 bits, which provides 0.5-bit redundancy for later digital correction. The sub-ADC resolves two bits output by quantizing the input signal. The quantization result of the sub-ADC is converted into an analog magnitude by the sub-DAC. Thus, the residue is obtained by subtracting this magnitude from the input signal. The residue is multiplied by the gain of 2 for the next stage. The residue computation and the precise amplification of the gain of 2 are realized by a multiplying digital-toanalog converter (MDAC) [2]. Since there is no need to produce the residue in the last stage, the 2-bit flash ADC is adopted in the last stage. #### SHA 2.1 Fig. 2 shows a simple SHA, where $\phi_S$ and $\phi_H$ are two complementary and nonoverlap signals. The linearity of the ADC will be seriously degenerated by the nonideality of SHA. The most important nonideality in the SHA circuit is the charge injection from MOS switches. The charge injection will introduce the nonlinear offset charge into the hold capacitor. For example, the charge injection caused by turning M1 off $<sup>\</sup>S$ This research was partially supported by National Science Council under grant NSC94-2213-E-110-024 and NSC94-2213- <sup>†</sup> The contact author. <sup>‡</sup> Mr. Zhang is currently a MS student with Institute of Communication Engineering, National Sun Yat-Sen University. can be expressed as follows: $$Q_{M1} \propto W_1 \cdot L_1 \cdot C_{ox} \cdot (V_{g1} - V_{s1} - V_{TH}),$$ (1) where $W_1$ and $L_1$ are the channel width and length of M1, respectively, $C_{ox}$ is the gate oxide capacitance, and $V_{TH}$ is the threshold voltage. Since both the source terminals of M1 and M2 are connected to the input signal, the charge injection caused by M1 and M2 when they are turned off is signal-dependent. On the contrary, the charge injection due to the turning off of M3 and M4 is signal-independent. Although the charge injection introduced by M5 and M6 is signal-dependent, these offset charges introduce no influence while the hold capacitor is sampling the input signal. The timing diagram of the proposed ADC is shown in the Fig. 3. Fig. 4 shows the SHA of the proposed ADC. The dummy switches MD1 to MD4 are added to alleviate the charge injection by absorbing the charge injected into the capacitor. The size of dummy switches are chosen to be smaller than normal switches. In the proposed design, the size of the dummy switches is one half of that of the normal switches. To further reduce the nonlinearity due to the signal-dependent charge injection, the bootstrap switch [3] is adopted instead of the traditional MOS switch. The schematic of the bootstrap switch is shown in Fig. 5. When $\phi_S$ is low, the switch M12B is turned off. Boosting circuit provide a high voltage (> $V_{dd}$ ) to drive M3B such that capacitor C3 can be charged to $V_{dd}$ . When $\phi_S$ is high, M12B operates in the triode region, and C3 works as a battery across the gate and source of M12B. Hence, the gate voltage of M12B equals to $V_{dd}$ plus $V_{in}$ , which makes the $V_{gs12B}$ become independent of $V_{in}$ . Therefore, the charge injection of the bootstrap switch becomes signal-independent. Since the configuration of the SHA is fully differential, the offset charge due to the signal-independent charge injection can be eliminated. The size of C3 should be large enough to suppress the loading effect caused by parasitic capacitances. #### 2.2 1.5-bit ADC The 1.5-bit ADC is composed of an MDAC of a sub-ADC, where the sub-ADC is composed of two compartors. Fig. 6 shows the block diagram of the 1.5-bit ADC. During the *sample* phase, the input signal is sampled by $C_S$ (sample capacitor) and $C_F$ (feedback capacitor). Meanwhile, the input signal is quantized by the sub-ADC to generate a 2-bit digital code, D. Referring to Fig. 3, $\phi_{SA}$ is the advance version of $\phi_S$ . When $\phi_{SA}$ is high, the OP is configured as unity-gain feedback to perform the autozeroing. Besides, $\phi_{SA}$ is also used to implement the bottom plate sampling [4], which reduces the charge injected into capacitor $C_S$ . During the *hold* phase, $C_S$ is connected to $V_{ref+}$ , $V_{ref-}$ , or $V_{cm}$ according to the digital code, D. Therefore, the relationship between the input and the output of the 1.5-bit ADC can be expressed as following equation: $$V_{out} = \begin{cases} (1 + \frac{C_S}{C_F})V_{in} - V_{ref}, & \text{if } V_{in} > V_{ref}/4\\ (1 + \frac{C_S}{C_F})V_{in}, & \text{if } -V_{ref}/4 \le V_{in} \le V_{ref}/4\\ (1 + \frac{C_S}{C_F})V_{in} + V_{ref}, & \text{if } V_{in} < -V_{ref}/4 \end{cases}$$ (2) where $V_{in} = V_{in+} - V_{in-}$ , $V_{out} = V_{out+} - V_{out-}$ , and $V_{ref} = V_{ref+} - V_{ref-}$ . $C_S$ is set to be equal to $C_F$ to attain the inter-stage gain of 2. Since the mismatch of $C_S$ and $C_F$ will directly result in the non-linearity of the ADC, the layout of capacitors should be extremely careful. One of the major advantage of the 1.5 bit ADC is that the resolution of 1.5-bit per stage allows large correction tolerance for comparators. Since only two comparaotrs are required in the sub-ADC, where the tolerance is up to $\pm V_{ref}/4$ [5]. ### 2.3 Dynamic comparator Since there are a total of 19 comparators in the proposed 10-bit ADC (2 comparators per 1.5-bit ADC, and 3 comparators for the 2-bit flash ADC), the dynamic comparators [6] are adopted to reduce the power consumption. Fig. 7 shows the schematic of the dynamic comparator. The dynamic comparator only operates at the low-to-high transition of clk signal, such that it consumes less power than traditional comparators. ## 3 Implementation and Simulation The proposed ADC design is carried out by TSMC (Taiwan Semiconductor Manufacturing Company) 0.18 $\mu m$ 1P6M CMOS technology to verify the performance. The layout of the proposed prototype on silicon is shown in Fig. 8. Fig. 9 presents the differential nonlinearity (DNL) of the proposed ADC where the maximum is 0.8 LSB. Meanwhile, Fig. 10 depicts the integral nonlinearity (INL) where the maximum is 0.85 LSB. Fig. 11 shows SFDR of 62 dBc with a full-scale sinusoidal input at 700 KHz. The specifications of the proposed prototype are summarized in Table 1. A comparison of the proposed ADC and several prior works is summarized in Table 2. The proposed design possesses less area as well as the acceptable power consumption. ## 4 Conclusion A 10-bit, 30 MSample/s pipeline ADC for DVB-H receiver is presented in this paper. By using sev- | Technology | $0.18 \mu \mathrm{m} \mathrm{~CMOS}$ | | | |------------------------|--------------------------------------|--|--| | | • | | | | Power supply | 3.3 V | | | | Conversion rate | $30 \mathrm{\ MS/s}$ | | | | Resolution | $10 \; \mathrm{bits}$ | | | | Full-scale input range | 2 V p-p differential | | | | $\operatorname{DNL}$ | $0.8 \; \mathrm{LSB}$ | | | | $\operatorname{INL}$ | $0.85 \mathrm{LSB}$ | | | | $\operatorname{SFDR}$ | $62~\mathrm{dBc}$ | | | | Area | $0.27~\mathrm{mm^2}$ | | | | Power consumption | $37~\mathrm{mW@30~MS/s}$ | | | Table 1: Specifications of the proposed ADC | | ours | [5] | [7] | [3] | |------------------------------------------------------------------------|------|------|------|------| | $\begin{array}{c} \text{conversion rate} \\ \text{(MS/s)} \end{array}$ | 30 | 20 | 30 | 14.3 | | $\begin{array}{c} \text{power consumption} \\ \text{(mW)} \end{array}$ | 37 | 35 | 60 | 36 | | resolution (bits) | 10 | 10 | 10 | 10 | | chip Area (mm²) | 1.18 | 10.5 | 1.36 | 5.75 | Table 2: Comparison eral techniques, including bootstrap circuitry, bottom plate sampling, and dummy switches, the nonideality of SHA is reduced, such that the specification of OP-amps can be relaxed. Hence, the power consumption of SHA can be significantly reduced. Also, the dynamic comparator is adopted to reduce the power consumption. Therefore, the post-layout simulation result shows that the maximum power consumption is merely 37 mW at a 30 MS/s conversion rate. #### References - [1] S. H. Lewis, "Optimizing the stage resolution in pipelined, multistage, analog-to-digital converters for video-rate applications," IEEE Trans. on Circuits and Systems II, vol. 39, no. 8, pp. 516-523, Aug. 1992. - [2] M. Waltari, and K. A. I. Halonen, "1-V 9-Bit pipelined switched-opamp ADC," IEEE J. of Solid-State circuits, vol. 36, no. 1, pp. 129-134, Jan. 2001. - [3] A.M. Abo, and P.R. Gray, "A 1.5V, 10-bit, 14.3-MS/s CMOS Pipeline Analog-to-Digital Converter," IEEE J. of Solid-state Circuits, vol. 34, no. 5, pp. 599-606, Mar. 1999. - [4] W. Yu, and B. Leung, "Distortion and noise performance of bottom-plate sampling mixers," - IEEE International Symposium on Circuits and Systems (ISCAS 1998), vol. 4, pp. 401-404, Jun. 1998. - [5] T. B. Cho, and P. R. Gray, "A 10 b, 20 Msample/s, 35 mW, pipeline A/D converter," IEEE J. of Solid-State Circuits, vol. 30, no. 3, pp. 351-358, March 1995. - [6] B. Min, P. Kim, F.W. Bowman, D.M. Boisvert, and A.J. Aude, "A 69-mW 10-bit 80-Msample/s Pipelined CMOS ADC," IEEE J. of Solid-state Circuits, vol. 38, no.2, pp. 2031-2039, Dec. 2003. - [7] J. Li, J. Zhang, B. Shen, X. Zeng, Y. Guo, and T. Tang, "A 10BIT 30MSPS CMOS A/D converter for high performance video applications," Proceedings of the 2005 European Solid-State Circuits Conference (ESSCIRC 2005), pp. 523-526, Sept. 2005. ### Acknowledgment The authors would like to express their deepest gratefulness to CIC (Chip Implementation Center) of NAPL (National Applied Research Laboratories), Taiwan, for their thoughtful chip fabrication service. The authors aslo like to thank "Aim for Top University Plan" project of NSYSU and MOE, Taiwan, for partially supporting this investigation. Figure 1: Block diagram of the pipeline ADC Figure 2: A prior simple SHA Figure 3: Timing diagram Figure 4: The SHA of the proposed ADC Figure 5: Schematic of bootstrap switch Figure 6: 1.5-bit ADC Figure 7: Schematic of the dynamic comparator Figure 8: Layout of the proposed ADC Figure 9: DNL of the proposed ADC Figure 10: INL of the proposed ADC Figure 11: FFT plot of the proposed ADC $\,$